information. Accept & Close Read More

## Using hardware and software to make new stuff

### Search

type, hit enter

# **Categories**

- 3D Printing (1)
- Affinity Photo (1)
- Aide-memoir (1)
- <u>Analog</u> (1)
- Ansible (3)
- <u>Dates to Remember</u> (3)
- <u>Docker</u> (1)
- Electronics (144)
- ESP8266 (12)
- <u>FPGA</u> (4)
- o Garden (1)
- o General (8)
- Home Built CPU (6)
- <u>Informatica</u> (1)
- Internet of Things (8)
- <u>iOS</u> (2)
- <u>KiCad</u> (4)
- o MSP430 (2)
- <u>Netduino</u> (49)
- $\circ$  NuttX (9)
- Photography (3)
- <u>Pico</u> (10)
- Raspberry Pi (17)
- Silverlight (6)
- Software Development (88)
- <u>STM32</u> (5)
- o <u>STM8</u> (54)
- <u>Tips</u> (5)

### **Archives**

- o July 2024
- o June 2024
- May 2024
- o April 2024
- o March 2024
- February 2024
- o January 2024
- o December 2023
- November 2023
- o October 2023

information. Accept & Close Read More

- <u>лрш ∠∪∠Ј</u>
- February 2020
- January 2020
- o <u>July 2019</u>
- February 2018
- July 2017
- June 2017
- April 2017
- March 2017
- February 2017
- o October 2016
- September 2016
- July 2016
- o June 2016
- o May 2016
- April 2016
- March 2016
- <u>January 2016</u>
- o December 2015
- November 2015
- o October 2015
- <u>August 2015</u>
- <u>June 2015</u>
- o May 2015
- April 2015
- o March 2015
- February 2015
- January 2015
- o December 2014
- October 2014
- September 2014
- August 2014
- <u>July 2014</u>
- <u>June 2014</u>
- o May 2014
- o March 2014
- February 2014
- o January 2014
- December 2013
- November 2013
- o October 2013
- September 2013
- <u>August 2013</u>
- July 2013
- o June 2013
- <u>May 2013</u>
- <u>April 2013</u>
- March 2013
- <u>January 2013</u>
- November 2012
- o October 2012
- September 2012
- <u>August 2012</u>
- o <u>July 2012</u>
- June 2012
- o May 2012

information. Accept & Close Read More

- o September 2011
- o July 2011
- <u>June 2011</u>
- May 2011
- April 2011
- March 2011
- February 2011
- o January 2011
- o December 2010
- April 2010

## Configuring the STM8S System Clock – The Way of the Register

This post continues the low level use of the STM8S registers and shows you how to configure the STM8S system clock. In particular we will configure the system clock to use the internal high speed clock.

So let us start with a little background. The STM8S can be driven by three clock sources:

- High Speed Internal (HSI) RC oscillator running at 16MHz
- Low Speed Internal (LSI) RC oscillator running at 128KHz
- External clock (1-24 MHz) which can be either an external crystal or user supplied clock.

We will be using the internal oscillator as this will be satisfactory for our purposes. An external clock may be more accurate but for most of the work I am doing I am happy to sacrifice the accuracy for the lower component count and greater simplicity of my designs.

At start up, the STM8S will be using HSI with a prescalar to bring the initial clock speed down to 2MHz. We will be resetting the clock prescalar to allow the chip to run at the full 16MHz.

The switching algorithm we will use is as follows:

- 1. Reset all of the clock registers to the power on state
- 2. Select the clock we wish to use
- 3. Enable the switching mechanism
- 4. Wait until the STM8S indicates that the clock has stabilised

## **Clock Registers**

The description of the clock registers start around page 89 of the STM8S Reference Manual. In this article we will run through the registers concentrating on the values we will be setting. For a fuller description you should refer to the STM8S Reference Manual.

### CLK\_ICKR - Internal Clock Register

The only bits we will really be interested in for this example bits 1 and 0, this allows us to select the HSI and see if it is ready.

| Register<br>Name | Description                                                                                                                                 |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| REGAH            | Control the actions of the internal voltage regulator when the chip enters Active-halt mode.                                                |
| LSIRDY           | Set by hardware, this bit determines if the LSI is stabilised and ready. 0 indicates the oscillator is not ready, 1 indicates it is stable. |

information. Accept & Close Read More

HSIRDY
Set and reset by hardware, this bit determines if the HSI is stable and ready for use.

Set and cleared by the user program, this bit determines if the HSI has been selected as the clock source for the chip.

This can also be set by hardware to indicate that the HSI is required.

0 indicates HSI is not selected, 1 indicates HSI is selected.

Our example here will be resetting the clock source on the STM8S chip to use the internal oscillator using HSIEN and using the HSIRDY bit to determine when the clock has been setup and is stable.

### **CLK ECKR – External Clock Register**

This register is used to provide information about the state of the external clock. We will not be using this register for anything other than resetting the register to the power on state.

Register Name Description

HSERDY External high speed clock state, 0 = not ready, 1 = ready.

HSEEN Enable/disable the external high speed clock. 1 = enabled, 0 = disabled

### **CLK\_CMSR - Clock Master Status Register**

This register is set and cleared by hardware and indicates which clock source is currently selected as the master clock source.

Value Clock Source

0xe1 HSI

0xd2 LSI

0xb4 HSE

### CLK\_SWR - Clock Master Switch Register

This register is written to by the user program and is used to select the master clock source. The register cannot be written to whilst a clock source switch is on-going. You can test for the switch using the SWBSY in the CLK\_SWCR register.

Value Clock Source Selected

0xe1 HSI

0xd2 LSI

0xb4 HSE

### Clock Switch Control Register - CLK SWCR

The Clock Switch Control Register is used to control how and when the clock switch is performed.

Register Name Description

SWBSY This bit indicates if a clock switch is in progress, 1 = clock switch is on-going, 0 indicates that no

switch is in progress.

information. Accept & Close Read More

SWIF Indicates if a clock switch is taking place (interrupts enabled) or is the target clock is ready (interrupts disabled)

In our case we will be using this register to start the clock switch process.

### CLK CKDIVR - Clock Divider Register

The system clock can be divided down to allow for lower clock frequencies to be used. This register allows for the HSI prescalar (divider) and the CPU prescalar to be set.

Register Name Description
HSIDIV HSI prescalar
CPUDIV CPU Prescalar

The following values can be used for the HSI prescalar:

#### Value Prescalar

- 0 HSI frequency
- 1 HSI frequency divided by 2
- 2 HSI frequency divided by 4
- 3 HSI frequency divided by 8

The following values are allowed for the CPU prescalar:

#### Value Prescalar

- 0 Master clock frequency
- 1 Master clock frequency divided by 2
- 2 Master clock frequency divided by 4
- 3 Master clock frequency divided by 8
- 4 Master clock frequency divided by 16
- 5 Master clock frequency divided by 32
- 6 Master clock frequency divided by 64
- 7 Master clock frequency divided by 128

In this case we will want the CPU to be running at full speed and so no prescalars will be applied to either the master clock or the HSI.

### CLK\_PCKENR1 & CLK\_ PCKENR2 - Peripheral Clock Gating Registers

These two registers enable (set to 1 and disable (set to 0) the clocks used to control the peripherals used in the application. I have fallen foul of these values a few times. If you set these registers or zero then you will turn off the peripheral clocks. This has the effect of turning off the feature you may be trying to use. If in doubt set both of these registers to 0xff. You can always refine the values later by restricting the clock signals to only those which you are using.

Register Name Peripheral Description

CLK\_PCKENR1 TIM1 Enable/disable timer 1
TIM3 Enable/disable timer 2

TIM2/TIM5 Enable/disable timer 2/5 (product dependent)

TIM4/TIM6 Enable/disable timer 4/6 (product dependent)

| information. | Accept & Close | Read More |
|--------------|----------------|-----------|
|--------------|----------------|-----------|

| CLIX_I CIXLINIZ CINI | Litable/disable tile C/111 bus                    |
|----------------------|---------------------------------------------------|
| ADC                  | Enable/.disable the analogue to digital converter |
| AWU                  | Enable/disable the watchdog service               |

Enabling the service will use the frequency of the master clock. Disabling the clock to the service will turn it off.

The <iosstm8s103f3.h> file does not contain definitions for these bits, you need to define your own constants for these. I have recently taken to just turning them all on as I'm not too worried about the power requirements for the applications I am working on.

### **CLK\_CSSR - Clock Security System Register**

We will not be using this register in this example apart for setting the default power on value. Please see the STM8S Reference Manual for more information.

### **CLK\_CCOR – Configurable Clock Output Register**

We will not be using this register in this example apart for setting the default power on value. Please see the STM8S Reference Manual or future examples for more information.

### **CLK\_HSITRIMR – HSI Clock Calibration Trimming Register**

We will not be using this register in this example apart for setting the default power on value. Please see the STM8S Reference Manual for more information.

### **CLK SWIMCCR - SWIM Clock Control Register**

We will not be using this register in this example apart for setting the default power on value. Please see the STM8S Reference Manual for more information.

### Software

As previously mentioned, this example will simply set the system clock to the maximum speed the HSI can deliver. We will then toggle a GPIO pin and hook this up to a scope to get an idea of the output. We will never see the full 16MHz clock speed of the HSI but we should be able to see that the output frequency changes when we change the clock dividers.

So first thing, let's get the system set up and running at the full 16 MHz and see what we the scope produces.

```
#include <intrinsics.h>
1
2
     #include <iostm8s103f3.h>
 3
4
     //
     // Setup the system clock to run at 16MHz using the internal oscillator.
5
6
7
     void InitialiseSystemClock()
8
     {
9
         CLK ICKR = 0;
                                              // Reset the Internal Clock Register
                                              //
10
         CLK_ICKR_HSIEN = 1;
                                                  Enable the HSI.
                                              // Disable the external clock.
11
         CLK ECKR = 0;
                                              // Wait for the HSI to be ready for
12
         while (CLK_ICKR_HSIRDY == 0);
13
                                                  Ensure the clocks are running at
         CLK CKDIVR = 0;
                                              //
                                              //
                                                  Enable all peripheral clocks.
14
         CLK \ PCKENR1 = 0xff;
```

```
information. Accept & Close Read More
```

```
CLK SWCR = 0;
20
                                                   Reset the clock switch control re
                                               //
                                                   Enable switching.
21
         CLK_SWCR_SWEN = 1;
22
         while (CLK_SWCR_SWBSY != 0);
                                               // Pause while the clock switch is t
23
     }
24
25
     //
26
     //
         Main program loop.
27
     //
28
     int main(void)
29
     {
30
           disable interrupt();
         //
31
32
         //
             Initialise Port D.
33
         //
34
         PD ODR = 0;
                                  // All pins are turned off.
                                  //
//
                                       Port D, bit 4 is output.
35
         PD DDR DDR4 = 1;
36
         PD_CR1_C14 = 1;
                                       Pin is set to Push-Pull mode.
37
         PD CR2 C24 = 1;
                                  // Pin can run up to 10 MHz.
38
         //
         //
             Now setup the system clock
39
40
         //
41
         InitialiseSystemClock();
42
           _enable_interrupt();
43
         while (1)
44
         {
45
             PD ODR ODR4 = 1;
                                  // Turn Port D, Pin 4 on.
46
             PD ODR ODR4 = 0;
                                  // Turn Port D, Pin 4 off.
47
         }
48
     }
```

Running this code resulted in the following trace on the oscilloscope:



GPIO Output when the System Clock is set to HSI with no Divider.

The frequency of the out was 2.693Mhz.

information. Accept & Close Read More

to this:

```
1 | CLK_CKDIVR = 0;  // Ensure the clocks are running at full 2 | CLK_CKDIVR_HSIDEV = 1;  // Set the HSI divider to 2.
```

The result is the following trace:



GPIO Output when System Clock is set to HSI divided by 2

This looks remarkably like the trace above but the oscilloscope shows that the frequency of the signal is now 1.335MHz, or approximately half of the frequency of the first trace.

The full project for this article can be <u>downloaded from here</u>. This code has been tested with my reference platform, the Variable Labs Protomodule and the STM8S Discovery board.

#### Compatibility

System Compatible?
STM8S103F3 (Breadboard) ✓
Variable Lab Protomodule ✓
STM8S Discovery ✓

Tags: Electronics, Software Development, STM8

Sunday, July 29th, 2012 at 4:19 pm • Electronics, Software Development, STM8 • RSS 2.0 feed Both comments and pings are currently closed.

Comments are closed.

## **Pages**

- About
- Making a Netduino GO! Module
- The Way of the Register
- Making an IR Remote Control
- Weather Station Project
- NuttX and Raspberry Pi PicoW

## **Support This Site**

information. Accept & Close Read More

# **Currently Reading**



© 2010 - 2024 Mark Stevens